System-Level Design of NoC-Based Dependable Embedded Systems

System-Level Design of NoC-Based Dependable Embedded Systems

Mihkel Tagel, Peeter Ellervee, Gert Jervan
Copyright: © 2014 |Pages: 35
ISBN13: 9781466651258|ISBN10: 1466651253|EISBN13: 9781466651265
DOI: 10.4018/978-1-4666-5125-8.ch020
Cite Chapter Cite Chapter

MLA

Tagel, Mihkel, et al. "System-Level Design of NoC-Based Dependable Embedded Systems." Nanotechnology: Concepts, Methodologies, Tools, and Applications, edited by Information Resources Management Association, IGI Global, 2014, pp. 478-512. https://doi.org/10.4018/978-1-4666-5125-8.ch020

APA

Tagel, M., Ellervee, P., & Jervan, G. (2014). System-Level Design of NoC-Based Dependable Embedded Systems. In I. Management Association (Ed.), Nanotechnology: Concepts, Methodologies, Tools, and Applications (pp. 478-512). IGI Global. https://doi.org/10.4018/978-1-4666-5125-8.ch020

Chicago

Tagel, Mihkel, Peeter Ellervee, and Gert Jervan. "System-Level Design of NoC-Based Dependable Embedded Systems." In Nanotechnology: Concepts, Methodologies, Tools, and Applications, edited by Information Resources Management Association, 478-512. Hershey, PA: IGI Global, 2014. https://doi.org/10.4018/978-1-4666-5125-8.ch020

Export Reference

Mendeley
Favorite

Abstract

Technology scaling into subnanometer range will have impact on the manufacturing yield and quality. At the same time, complexity and communication requirements of systems-on-chip (SoC) are increasing, thus making a SoC designer goal to design a fault-free system a very difficult task. Network-on-chip (NoC) has been proposed as one of the alternatives to solve some of the on-chip communication problems and to address dependability at various levels of abstraction. This chapter concentrates on system-level design issues of NoC-based systems. It describes various methods proposed for NoC architecture analysis and optimization, and gives an overview of different system-level fault tolerance methods. Finally, the chapter presents a system-level design framework for performing design space exploration for dependable NoC-based systems.

Request Access

You do not own this content. Please login to recommend this title to your institution's librarian or purchase it from the IGI Global bookstore.