Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks

Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks

Manjunatha K. N., Raghu N., Kiran B.
ISBN13: 9781668459553|ISBN10: 1668459558|EISBN13: 9781668459560
DOI: 10.4018/978-1-6684-5955-3.ch015
Cite Chapter Cite Chapter

MLA

K. N., Manjunatha, et al. "Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks." Handbook of Research on Emerging Designs and Applications for Microwave and Millimeter Wave Circuits, edited by Jamal Zbitou, et al., IGI Global, 2023, pp. 483-498. https://doi.org/10.4018/978-1-6684-5955-3.ch015

APA

K. N., M., N., R., & B., K. (2023). Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks. In J. Zbitou, M. Hefnawi, F. Aytouna, & A. El Oualkadi (Eds.), Handbook of Research on Emerging Designs and Applications for Microwave and Millimeter Wave Circuits (pp. 483-498). IGI Global. https://doi.org/10.4018/978-1-6684-5955-3.ch015

Chicago

K. N., Manjunatha, Raghu N., and Kiran B. "Design of Efficient VLSI Architecture and Implementation of Power-Optimized Turbo Decoder for LTE Networks." In Handbook of Research on Emerging Designs and Applications for Microwave and Millimeter Wave Circuits, edited by Jamal Zbitou, et al., 483-498. Hershey, PA: IGI Global, 2023. https://doi.org/10.4018/978-1-6684-5955-3.ch015

Export Reference

Mendeley
Favorite

Abstract

This chapter is about model, design, and application specific integrated circuit (ASIC) implementation to optimize turbo decoder using standard cell library of complementary metal oxide semiconductor (CMOS). Various constraints like channel noise, number of iterations, and frame length performance are analyzed and estimated through reference models. Register transfer language (RTL) model for encoder and decoder is developed, simulated, and synthesized by hardware description language (HDL). The ASIC implementation with various performance parameters like power and speed are considered to evaluate the proposed algorithm on decoder blocks. In the proposed low power turbo decoder, novel techniques like clock gating and adaptable iteration methods are used. This work proved the energy efficiency through elimination of unwanted iteration and early stopping mechanism. The results of the chapter are compared with other competent researches, and it shows that power dissipation is reduced by 34% with adaptable data rates for LTE standard wireless applications.

Request Access

You do not own this content. Please login to recommend this title to your institution's librarian or purchase it from the IGI Global bookstore.